圖像信號處理 (ISP) 流水線

  • 现金网博e百 編號:logiISP
  • 供應商:Xylon d.o.o.
  • Premier Partner

现金网博e百 描述

The logiISP-UHD Image Signal Processing Pipeline IP core is an Ultra High Definition (UHD, including 4K2K) ISP pipeline designed for digital processing and image quality enhancements of an input video stream in embedded designs based on Xilinx MPSoC, SoC and FPGA devices. The logiISP-UHD IP core accepts diversely formatted video inputs generated by different sensors and removes defective pixels, de-mosaics Bayer encoded video, makes image color and gamma corrections, filters the noise from the video, collects video analytics data for various control algorithms and manipulates video data formats and color domains. In addition to the standard IP core deliverables, Xylon offers licensable Auto White Balancing (AWB) and Auto Exposure (AE) processor-based control algorithms that work with the video analytics data collected by the ISP pipeline.

The logiISP IP core can be easily combined with the logiHDR High Dynamic Range (HDR) Pipeline IP core into advanced video processing pipeline capable to extract the maximum detail from high contrast scenes, i.e. scenes with objects highlighted by a direct sunlight and objects placed in extreme shades.


主要特性與優勢

  • Complete and configurable Ultra High Definition ISP pipeline
  • Digitally processes and enhances the quality of an input video stream and collects video statistics data
  • Evaluation IP core and the bit-accurate C model available on request
  • IP deliverables include the software driver, documentation and technical support
  • Configurable ISP blocks: Defective Pixel Correction, Color Filter Array Interpolation, Image Statistics, Image Enhancement, Color-Space Converters and others
  • Supports resolutions up to 7680x7680, including 4K2Kp60 (3840x2160)
  • Input video formats: Raw Bayer, RGB and YCrCb; 8/10/12-bit per pixel
  • Parallel pixel processing of 1, 2 or 4 pixels per clock
  • Video input and output are ARM AMBA AXI4-Stream protocol compliant
  • Fee-based license extension for the AWB&AE

特色技術文檔

器件實現矩陣

麵向此核實現範例的器件使用矩陣。聯係供應商了解更多信息。

係列 器件 速度等級 工具版本 硬件驗證? LUT BRAM DSP48 CMT GTx FMAX (Mhz)
Zynq-UP-MPSoC Family XCZU9EG -2 Vivado 2020.1 Y 0 11996 30 48 0 0 320
VERSAL_AI_CORE Family XCVC1902 -2 Vivado 2020.1 Y 0 12767 30 48 0 0 250
Zynq-7000 Family XC7Z045 -2 Vivado 2020.1 Y 0 12100 30 51 0 0 150

IP 質量指標

綜合信息

數據創建日期 Feb 07, 2022
當前 IP 修訂號 3.0
當前修訂日期已發布 Mar 10, 2021
第一版發布日期 Dec 09, 2014

Xilinx 客戶的生產使用情況

Xilinx 客戶成功生產項目的數量 15
可否提供參考? N

交付內容

可供購買的 IP 格式 Netlist
源代碼格式 VHDL
是否包含高級模型? Y
模型格式 C
提供集成測試台 N
是否提供代碼覆蓋率報告? N
是否提供功能覆蓋率報告? N
是否提供 UCF? N
商業評估板是否可用? Y
評估板所用的 FPGA Zynq UltraScale+ MPSoC
是否提供軟件驅動程序? Y
驅動程序的操作係統支持 no OS

實現方案

代碼是否針對 Xilinx 進行優化? Y
標準 FPGA 優化技術 Inference, Instantiation, UltraFast Design Methodology
定製 FPGA 優化技術 None
所支持的綜合軟件工具及版本 Xilinx XST
是否執行靜態時序分析? N
AXI 接口 AXI4-Stream, AXI4-Lite
是否包含 IP-XACT 元數據? Y

驗證

是否有可用的文檔驗證計劃? Executable and documented plan
測試方法 Both
斷言 Y
收集的覆蓋指標 Assertion
是否執行時序驗證? Y
可用的時序驗證報告 N
所支持的仿真器 Mentor ModelSIM

硬件驗證

在 FPGA 上進行驗證 Y
所使用的硬件驗證平台 logiISP-ZU-GMSL2 HDR ISP Evaluation Kit
已通過的行業標準合規測試 N
是否提供測試結果? N