

## Vivado Design Suite Tutorial

## **Implementation**

UG986 (v2022.2) November 16, 2022

Xilinx is creating an environment where employees, customers, and partners feel welcome and included. To that end, we're removing non-inclusive language from our products and related collateral. We've launched an internal initiative to remove language that could exclude people or reinforce historical biases, including terms embedded in our software and IPs. You may still find examples of non-inclusive language in our older products as we work to make these changes and align with evolving industry standards. Follow this <a href="Link">Link</a> for more information.





## **Table of Contents**

| Navigating Content by Design Process                             | 4  |
|------------------------------------------------------------------|----|
| Implementation Tutorial                                          |    |
| Tutorial Design Description                                      |    |
| Hardware and Software Requirements                               |    |
| Preparing the Tutorial Design Files                              |    |
| Chapter 1: Lab 1: Using Implementation Strategies                | 8  |
| Step 1: Opening the Example Project                              |    |
| Step 2: Creating Additional Implementation Runs                  | 14 |
| Step 3: Analyzing Implementation Results                         |    |
| Step 4: Tightening Timing Requirements                           |    |
| Conclusion                                                       |    |
| Chapter 2: Lab 2: Using Incremental Implementation               | 19 |
| Step 1: Opening the Example Project                              |    |
| Step 2: Viewing the Incremental Column in the Design Runs Window |    |
| Step 3: Turning on Incremental Implementation                    |    |
| Step 4: Compiling the Reference Design                           | 27 |
| Step 5: Making Incremental Changes                               | 28 |
| Step 6: Rerunning Synthesis and Implementation                   | 29 |
| Conclusion                                                       | 32 |
| Chapter 3: Lab 3: Manual and Directed Routing                    | 33 |
| Step 1: Opening the Example Project                              |    |
| Step 2: Performing Place and Route on the Design                 |    |
| Step 3: Analyzing Output Bus Timing                              | 40 |
| Step 4: Improving Bus Timing through Placement                   | 45 |
| Step 5: Using Manual Routing to Reduce Clock Skew                | 50 |
| Step 6: Copying Routing to Other Nets                            | 60 |
| Conclusion                                                       | 63 |
| Chapter 4: Lab 4: Vivado ECO Flow                                | 65 |
| •                                                                |    |



|                                                    | roject Wizard 67   |
|----------------------------------------------------|--------------------|
| Step 2: Synthesizing, Implementing, and Generating | ng the Bitstream68 |
| Step 3: Validating the Design on the Board         | 69                 |
| Step 4: Making the ECO Modifications               | 76                 |
| Step 5: Implementing the ECO Changes               | 90                 |
| Step 6: Replacing Debug Probes                     | 96                 |
| Conclusion                                         | 99                 |
| Appendix A: Additional Resources and I             | _egal Notices100   |
| Xilinx Resources                                   | 100                |
| Desumentation Navigator and Design Llubs           | 100                |
| Documentation Navigator and Design Hubs            |                    |
| References                                         |                    |
|                                                    | 100                |
| References                                         | 100                |



# Navigating Content by Design Process

Xilinx® documentation is organized around a set of standard design processes to help you find relevant content for your current development task. All Versal® ACAP design process Design Hubs and the Design Flow Assistant materials can be found on the Xilinx.com website. This document covers the following design processes:

• Hardware, IP, and Platform Development: Creating the PL IP blocks for the hardware platform, creating PL kernels, functional simulation, and evaluating the Vivado® timing, resource use, and power closure. Also involves developing the hardware platform for system integration.



## Implementation Tutorial



**IMPORTANT!** This tutorial requires the use of the Kintex®-7 and Kintex® UltraScale<sup>™</sup> family of devices. You will need to update your Vivado® Design Suite tools installation if you do not have these device families installed. Refer to the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973) for more information on Adding Design Tools or Devices.

This tutorial includes four labs that demonstrate different features of the Xilinx $^{\mathbb{R}}$  Vivado Design Suite implementation tool:

- Lab 1 demonstrates using implementation strategies to meet different design objectives.
- Lab 2 demonstrates the use of the incremental compile feature after making a small design change.
- Lab 3 demonstrates the use of manual placement and routing, and duplicated routing, to finetune the timing on the design.
- Lab 4 demonstrates the use of the Vivado ECO to make quick changes to your design post implementation.

Vivado implementation includes all steps necessary to place and route the netlist onto the FPGA device resources, while meeting the logical, physical, and timing constraints of a design.



**VIDEO:** You can also learn more about implementing the design by viewing the following Quick Take videos:

- Vivado Quick Take Video: Implementing the Design
- Vivado Quick Take Video: Using Incremental Implementation in Vivado



**TRAINING:** Xilinx provides training courses that can help you learn more about the concepts presented in this document. Use these links to explore related courses:

- Designing FPGAs Using the Vivado Design Suite 1
- Designing FPGAs Using the Vivado Design Suite 2
- Designing FPGAs Using the Vivado Design Suite 3
- Designing FPGAs Using the Vivado Design Suite 4



## **Tutorial Design Description**

The design used for Lab 1 is the CPU Netlist example design, project\_cpu\_netlist\_kintex7, provided with the Vivado Design Suite installation. This design uses a top-level EDIF netlist source file, and an XDC constraints file.

The design used for Lab 2 and Lab 3 is the BFT Core example design, project\_bft\_kintex7. This design includes both Verilog and VHDL RTL files, as well as an XDC constraints file.

The design used for Lab 4 is available as a Reference Design from the Xilinx website. See information in Locating Design Files for Lab 4.

The CPU Netlist and BFT Core designs target an XC7K70T device, and the design for Lab 4 targets an XCKU040 device. Running the tutorial with small designs allows for minimal hardware requirements and enables timely completion of the tutorial, as well as minimizing data size.

## **Hardware and Software Requirements**

This tutorial requires that the 2020.2 Vivado Design Suite software release or later is installed.

Refer to the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973) for a complete list and description of the system and software requirements.

## **Preparing the Tutorial Design Files**

### **Locating Design Files for Labs 1-3**

You can find the files for Labs 1-3 in this tutorial in the Vivado Design Suite examples directory at the following location:

```
<Vivado_install_area>/Vivado/<version>/examples/Vivado_Tutorial
```

You can also extract the provided zip file, at any time, to write the tutorial files to your local directory, or to restore the files to their starting condition.

Extract the zip file contents from the software installation into any write-accessible location.

```
<Vivado_install_area>/Vivado/<version>/examples/Vivado_Tutorial.zip
```

The extracted Vivado\_Tutorial directory is referred to as <Extract\_Dir> in this tutorial.



**Note:** You will modify the tutorial design data while working through this tutorial. You should use a new copy of the original <code>Vivado\_Tutorial</code> directory each time you start this tutorial

### **Locating Design Files for Lab 4**

To access the reference design for Lab 4, do the following:

- 1. In your C: drive, create a folder called / Vivado\_Tutorial.
- 2. Download the reference design files from the Xilinx website.
- 3. Unzip the tutorial source file to the /Vivado\_Tutorial folder.



# Lab 1: Using Implementation Strategies

In this lab, you will learn how to use implementation strategies with design runs by creating multiple implementation runs employing different strategies, and comparing the results. You will use the CPU Netlist example design that is included.

## **Step 1: Opening the Example Project**

1. Open the Xilinx Vivado IDE.

On Linux:

1. Change to the directory where the lab materials are stored:

```
cd <Extract_Dir>/Vivado_Tutorial
```

2. Launch the Vivado IDE: vivado

On Windows:

1. To launch the Vivado IDE, select:

Start  $\rightarrow$  All Programs  $\rightarrow$  Xilinx Design Tools  $\rightarrow$  Vivado 2020.x  $\rightarrow$  Vivado 2020.x

**Note:** Your Vivado Design Suite installation might be called something other than Xilinx Design Tools on the Start menu.

Note: As an alternative, click the Vivado 2020.x Desktop icon to start the Vivado IDE.

2. From the Getting Started page, click **Open Example Project**.





3. In the Create an Example Project page, click Next.



4. In the Select Project Template page, choose the CPU (Synthesized) project and click Next.





- 5. In the Project Name page, specify the following, and click Next:
  - Project name: project\_cpu\_netlist
  - Project location: <Project\_Dir>





6. In the Default Part screen, select the xc7k70tfbg676-2 part and click Next.





7. In the New Project Summary page, review the project details, and click **Finish**.





#### The Vivado IDE opens with the default view.





## Step 2: Creating Additional Implementation Runs

The project contains previously defined implementation runs as seen in the Design Runs window of the Vivado IDE. You will create new implementation runs and change the implementation strategies used by these new runs.

- 1. From the main menu, select Flow → Create Runs.
- 2. The Create New Runs wizard opens.
- 3. Click **Next** to open the Configure Implementation Runs screen.

The screen appears with a new implementation run defined. You can configure this run and add other runs as well.

- 4. In the Run Strategy drop-down menu, select **Performance\_Explore** as the strategy for the run.
- 5. Click the Add button twice to create two additional runs.
- 6. Select Flow\_RunPhysOpt as the Run Strategy for the imp1\_3 run.
- 7. Select **Flow\_RuntimeOptimized** as the Run Strategy for the impl\_4 run.

The Configure Implementation Runs screen now displays three new implementations along with the strategy you selected for each, as shown in the following figure.



- 8. Click Next to open the Launch Options screen.
- 9. Select **Do not launch now**, and click **Next** to view the Create New Runs Summary.



10. In the Create New Runs Summary page, click Finish.

## **Step 3: Analyzing Implementation Results**

1. In the Design Runs window, select all the implementation runs.



- 2. Click the **Launch Runs** toolbar button **.**
- 3. In the Launch Runs dialog box, select **Launch runs on local host** and Number of jobs: **4**, as shown in the following figure. The number of jobs is the maximum number of implementation runs for parallel execution. Up to 4 jobs may run in parallel depending on number of available processors with remaining jobs put into a queue.



#### 4. Click OK.

Two runs launch simultaneously, with the remaining runs going into a queue. In this example, Vivado is running on a machine with only 2 available processors.





When the active run,  $impl_1$ , completes, examine the Project Summary. The Project Summary reflects the status and the results of the active run. When the active run ( $impl_1$ ) is complete, the Implementation Completed dialog box opens.

5. Click **Cancel** to close the dialog box.

**Note:** The implementation utilization results display as a bar graph at the bottom of the summary page (you might need to scroll down), as shown in the following figure.



When you open an implementation run, the report\_power and the report\_timing\_summary results are automatically opened for the run in a new tab in the Results Window.

- 6. When all the implementation runs are complete, select the **Design Runs** window.
- 7. Right-click the impl\_3 run in the Design Runs window, and select **Make Active** from the popup menu.

The Project Summary now displays the status and results of the new active run,  $imp1_3$ .





- 8. Compare the results for the completed runs in the Design Runs window, as shown in the previous figure.
  - The Flow\_RuntimeOptimized strategy in impl\_4 completed in the least amount of time, as you can see in the Elapsed time column.
  - The WNS column shows that all runs met the timing requirements.

## **Step 4: Tightening Timing Requirements**

To examine the impact of the Performance\_Explore strategy on meeting timing, you will change the timing constraints to make timing closure more challenging.

1. In the Sources window, double-click the top\_full.xdc file in the constrs\_2 constraint set.

The constraints file opens in the Vivado IDE text editor.

```
Project Summary × top_full.xdc × ? □ □

Q □ □ | ★ | ★ | ★ | □ □ | // □ □ □

1  # Define the top level system clock of the design

2  create_clock -period 10 -name sysClk [get_ports sysClk]

3  
4  # Define the clocks for the GTX blocks

5  create_clock -name gt0_txusrclk_i -period 12.8 [get_pins mgtEngine/ROCKETIO_WRAPPER_T:

6  create_clock -name gt2_txusrclk_i -period 12.8 [get_pins mgtEngine/ROCKETIO_WRAPPER_T:

7  create_clock -name gt4_txusrclk_i -period 12.8 [get_pins mgtEngine/ROCKETIO_WRAPPER_T:

8  create_clock -name gt6_txusrclk_i -period 12.8 [get_pins mgtEngine/ROCKETIO_WRAPPER_T:

9  10
```

2. On line 2, change the period of the create\_clock constraint from 10 ns to 7.35 ns.

The new constraint should read as follows:

```
create_clock -period 7.35 -name sysClk [get_ports sysClk]
```

3. Save the changes by clicking the Save File button in the toolbar of the text editor.

**Note:** Saving the constraints file changes the status of all runs using that constraints file from "Complete" to "Out-of-date," as seen in the Design Runs window.



4. In the Design Runs window, select all runs and click the Reset Runs K button.



5. In the Reset Runs dialog box, click Reset.

This directs the Vivado Design Suite to remove all files associated with the selected runs from the project directory. The status of all runs changes from "Out-of-date" to "Not started."

6. With all runs selected in the Design Runs window, click the Launch Runs button.

The Launch Selected Runs window opens.



**TIP:** You can also launch runs without resetting them first. If the runs are out of date, the Reset Runs dialog box displays. In this dialog box, you can reset the runs before they are launched.

7. Select Launch runs on local host and Number of jobs: 2 and click OK.

When the active run  $(imp1_3)$  completes, the Implementation Completed dialog box opens.

- 8. Click **Cancel** to close the dialog box.
- 9. Compare the Elapsed time for each run in the Design Runs window, as seen in the following figure.



• Notice that the impl\_2 run, using the Performance\_Explore strategy is closest to meeting timing, but also took the most time to complete.

**Note:** Reserve the Performance\_Explore strategy for designs that have challenging timing constraints and fail to meet timing with the Implementation Defaults strategy.

### Conclusion

In this lab, you learned how to define multiple implementation runs to employ different strategies to resolve timing. You have seen how some strategies trade performance for results, and learned how to use those strategies in a more challenging design.

This concludes Lab 1. If you plan to continue directly to Lab 2, keep the Vivado IDE open and close the current project. If you do not plan to continue, you can exit the Vivado Design Suite.



# Lab 2: Using Incremental Implementation

Incremental implementation can be used when a user wants to get faster implementation compile times and more consistent implementation results. Incremental implementation is a flow that achieves greater consistency of results and faster implementation compile times. It should be used when a design is relatively stable and only small changes are required.

After resynthesizing a design with minor changes, the incremental compile flow can speed up placement and routing by reusing results from a prior design iteration. This can help you preserve timing closure while allowing you to quickly implement incremental changes to the design.

In this lab, you use the BFT example design that is included in the Vivado® Design Suite, to learn how to use the Incremental Implementation. Refer to the Vivado Design Suite User Guide: Implementation (UG904) to learn more about Incremental Compile.

## Step 1: Opening the Example Project

- 1. Start by loading Vivado IDE by doing one of the following:
  - Launch the Vivado IDE from the icon on the Windows desktop.
  - Type vivado from a command terminal.
- 2. From the Getting Started page, click Open Example Project.





3. In the Create an Example Project page, click Next.



4. In the Select Project Template page, select the **BFT** (Small RTL project) design, and click **Next**.





- 5. In the Project Name page, specify the following, and click **Next**:
  - Project name: project\_bft\_core\_hdl
  - Project location: <Project\_Dir>





6. In the Default Part page, select the xc7k70tfbg484-2 part, and click Next.





7. In the New Project Summary page, review the project details, and click Finish.



The Vivado IDE opens with the default view.





## Step 2: Viewing the Incremental Column in the Design Runs Window

In the Design Runs window, right-click on any of the column headings and enable the Incremental column if it is not already enabled, as shown in the following figures:





Figure 1: Enabling Incremental Heading

Figure 2: Design Runs Window



This column shows how the incremental flow was used. The information is also available in the messages in the Vivado log file.

## Step 3: Turning on Incremental Implementation

Right-click on the impl\_1 run and select Set Incremental Implementation.





2. In the Incremental Implementation dialog box, select **Automatically use the checkpoint from the previous run**.



This dialog box can be opened from many places inside the Vivado IDE. These include the Implementation Run Options window and the Project Summary. The same functionality can also be built into scripts via Tcl commands.

3. To enable automatic checkpoint selection via Tcl, use the following command:

```
set_property AUTO_INCREMENTAL_CHECKPOINT 1 [get_runs impl_1]
```

After this is done, you should see the Incremental Column in the Design Runs window update to Auto(skipped). This setting indicates that Auto mode is enabled but that Incremental Implementation has not been run.





It is possible to select your own checkpoint, which is desirable when the checkpoint must not be updated or lower thresholds for reuse are OK to use. It is your responsibility to manage the suitability of the checkpoint in this case.

## Step 4: Compiling the Reference Design

- 1. From the Flow Navigator, select **Run Implementation**.
- 2. In the Missing Synthesis Results dialog box that appears, click **OK** to launch synthesis first. Synthesis runs, and implementation starts automatically when synthesis completes.

Note: The dialog box appears because you are running implementation without first running synthesis.



3. After implementation finishes, the Implementation Complete dialog box opens. Click **Cancel** to dismiss the dialog box.





In a project-based design, the Vivado Design Suite saves intermediate implementation results as design checkpoints in the implementation runs directory. You will use the final checkpoint as the reference to the incremental compile flow.

## **Step 5: Making Incremental Changes**

In this step, you make minor changes to the RTL design sources. These changes necessitate resynthesizing the netlist and re-implementing the design.

1. In the Hierarchy tab of the Sources window, double-click the top-level VHDL file, core\_transform.vhdl under arndl, to open the file in the Vivado IDE text editor, as shown in the following figure.



2. Go to line 70 and 71 and make swap the inputs to uReg and xReg. The following code snippet shows the required changes:

```
From
                                                                  To
process (clk)
                                                process (clk)
begin
if rising_edge(clk) then
                                                if rising_edge(clk) then
                                                     xStepReg <= xStep;
    xStepReg <= xStep;
                                                      --uReg <= u;
      uReg <= u;
      xReg <= x;
                                                      --xReg <= x;
end if;
                                                      uReg <= x;
                                                      xReg <= u;
end process;
                                                end if;
                                                end process;
```

3. Save the changes by clicking the Save File button in the toolbar of the text editor.



As you can see in the following figure, changing the design source files also changes the run status for finished runs from Complete to Out-of-date.



## Step 6: Rerunning Synthesis and Implementation

With changes to the RTL source now made, synthesis and implementation must be rerun. As Incremental Implementation has already been configured, all that must be done is to relaunch the tool flow as would be done in the default flow.

1. In the Flow Navigator, click on **Run Implementation**. At this point, all the runs are reset and relaunched.

In the Sources window, the Utility Sources is updated with the checkpoint from the previously routed  $impl_1$  if the checkpoint has met certain criteria to ensure it is a good quality reference checkpoint for future runs.





Also updated is the Incremental column in the Design Runs window. This should now say Auto. If the checkpoint did not meet the criteria to be used as a suitable reference, it shows Auto(Skipped) as before.

After implementation is complete, the Design Runs window shows the completed run.



In the Design Runs window, it is possible to examine runtime and timing criteria. In this case:

- Runtime has reduced for implementation as seen in the Elapsed column.
- WNS > 0.000 has been maintained

Note: Synthesis has not been run in a different mode than before so should be similar to before.

The "Elapsed" column measurement includes improvements to the place\_design (phys\_opt\_design is not run here) and route\_design and also the extra commands that are required in the incremental flow such as read\_checkpoint -incremental and the extra reporting. To see more significant runtime improvements, the flow should be used on larger designs with a good reference checkpoint.

**Note:** opt\_design is not incremental and runtime for opt\_design is unimpacted.

Designs that have a complex flow, requiring most effort in the reference run see the highest benefit. Ideally, reference checkpoints are timing-closed, with fewer than 5% of the leaf cells different than the updated design.

2. Select the **Reports** window and double-click the Incremental Reuse Report in the Route Design section, as shown in the following figure.





So far, you have modified the generation of the readEgressFifo so that the signal is zero when the error signal is non-zero. This is a small change to the design so you would expect the reuse to be high. Now examine the Incremental Reuse Report to confirm this is the case.

Incremental Implementation Information Table of Contents 1. Incremental Flow Summary 2. Reuse Summary 3. Reference Checkpoint Information 4. Comparison with Reference Run 5. Optimization Comparison With Reference Run 5.1 iphys\_opt\_replay Optimizations
5.2 QoR Suggestion Optimizations 6. Command Comparison with Reference Run 6.1 Reference: 6.2 Incremental: 7. Non Reuse Information 1. Incremental Flow Summary Flow Information | Value | Synthesis Flow Default | Auto Incremental Incremental Directive | RuntimeOptimized Target WNS 0.0 QoR Suggestions 2. Reuse Summary Type | Matched % (of Initial Total) | Initial Reuse % (of Initial Total) | Current Reuse % (of Total) | Fixed % (of Total) | Total | Nets 100.00 100.00 I 100.00 I 0.00 5185 Ports | 100.00 | 100.00 | 100.00 | 100.00 | 3. Reference Checkpoint Information | DCP Location: | C:/Vivado\_Tutorial/project\_bft\_core/project\_bft\_core.srcs/utils\_l/imports/impl\_l/bft\_routed.dcp | DCP Information Vivado Version DCP State POST ROUTE Recorded WNS Recorded WHS 0.070 | Reference Speed File Version | PRODUCTION 1.12 2017-02-17 | Incremental Speed File Version | PRODUCTION 1.12 2017-02-17 \* Recorded WNS/WHS timing numbers are estimated timing numbers. They may vary slightly from sign-off timing numbers.

In the report you can confirm that a high percentage of cells, nets and ports are fully reused.

In the Reference Checkpoint Information section you can see information reported on the reference checkpoint. This is useful when the source of the checkpoint is unknown.



```
WNS (na)
                                                 | Runtime (elapsed) (hh:mm)
                                                                                      Runtime (cpu) (hh:mm)
               | Reference | Incremental | Reference | Incremental | Reference | Incremental |
 synth design
 opt_design |
opt_design |
read_checkpoint |
place_design |
phys_opt_design |
route_design |
5. Optimization Comparison With Reference Run
5.1 iphys_opt_replay Optimizations
| iphys_opt_design replay | Reused | Not Reused |
5.2 QoR Suggestion Optimizations
6. Command Comparison with Reference Run
6.1 Reference:
synth_design-verilog_define_default::[not_specified] -top_bft -part_xc7k70tfbg484-2
read checkpoint -directive RuntimeOptimized -incremental -auto incremental /C:/Vivado Tutorial/project bft core/project bft core.srcs/utils l/imports/impl 1/bft routed.dcp
place design
phys opt design
route_design
6.2 Incremental:
synth_design-verilog_define default::{not_specified} -top bft -part xc7k70tfbg484-2
          .
point -directive RuntimeOptimired -incremental -auto_incremental /C:/Vivado_Tutorial/project_bft_core/project_bft_core.srcs/utils_l/imports/impl_i/bft_routed.dcp
read_checkpoint -directi
place_design
7. Non Reuse Information
           Type
```

In the Comparison with Reference Run section, you can see how the runtime and WNS at each stage of the flow compares. This is good for debugging purposes to understand where WNS and runtime diverge when there are issues. Note that these designs are not 100% the same so this information is a only guide.

When run with the RuntimeOptmized directive, the target WNS of this run is either 0.0 or the WNS from the reference run if it is < 0.0. To always target a timing closed design (Target WNS = 0.0 ns), the incremental directive must be set TimingClosure. This can be done by applying the following command:

```
set_property -name INCREMENTAL_CHECKPOINT.MORE_OPTIONS -value {-
incremental_directive TimingClosure} -objects [get_runs impl_1]
```

### Conclusion

This concludes Lab 2. You can close the current project and exit the Vivado IDE.

In this lab, you learned how to run the Incremental Implementation portion of the Incremental Compile flow, using a checkpoint from a previously implemented design. You also examined the similarity between a reference design checkpoint and the current design by examining the Incremental Reuse Report.



## Lab 3: Manual and Directed Routing

In this lab, you learn how to use the Vivado<sup>®</sup> IDE to assign routing to nets for precisely controlling the timing of a critical portion of the design.

- You will use the BFT HDL example design that is included in the Vivado® Design Suite.
- To illustrate the manual routing feature, you will precisely control the skew within the output bus of the design, wbOutputData.

## **Step 1: Opening the Example Project**

- 1. Start by loading Vivado IDE by doing one of the following:
  - Launch the Vivado IDE from the icon on the Windows desktop.
  - Type vivado from a command terminal.
- 2. From the Getting Started page, click Open Example Project.





3. In the Create an Example Project page, click **Next**.



4. In the Select Project Template page, select the **BFT** (Small RTL project) design, and click **Next**.





- 5. In the Project Name page, specify the following, and click **Next**:
  - Project name: project\_bft\_core
  - Project location: <Project\_Dir>





6. In the Default Part page, select the xc7k70tfbg484-2 as your Default Part, and click Next.







7. In the New Project Summary page, review the project details, and click Finish.



#### The Vivado IDE opens with the default view.





# Step 2: Performing Place and Route on the Design

1. In the Flow Navigator, click Run Implementation.

The Missing Synthesis Results dialog box opens to inform you that there is no synthesized netlist to implement, and prompts you to start synthesis first.



2. Click OK to launch synthesis first.

Implementation automatically starts after synthesis completes, and the Implementation Completed dialog box opens when complete, as shown in the following figure.



- In the Implementation Completed dialog box, select Open Implemented Design and click OK.
   The Device window opens, displaying the placement results.
- 4. Click the Routing Resources button to view the detailed routing resources in the Device window.





### **Step 3: Analyzing Output Bus Timing**



**IMPORTANT!** The tutorial design has an output data bus, wbOutputData, which feeds external logic. Your objective is to precisely control timing skew by manually routing the nets of this bus.

You can use the Report Datasheet command to analyze the current timing of members of the output bus, wbOutputData. The Report Datasheet command lets you analyze the timing of a group of ports with respect to a specific reference port.

- 1. From the main menu, select Reports → Timing → Report Datasheet.
- 2. Select the **Groups** tab in the Report Datasheet dialog box, as seen in the following figure, and enter the following:
  - Reference: [get\_ports {wbOutputData[0]}]
  - Ports: [get\_ports {wbOutputData[\*]}]







#### 3. Click OK.

In this case, you are examining the timing at the ports carrying the <code>wbOutputData</code> bus, relative to the first bit of the bus, <code>wbOutputData[0]</code>. This allows you to quickly determine the relative timing differences between the different bits of the bus.

- 4. Click the Maximize  $\square$  button to maximize the Timing Datasheet window and expand the results.
- 5. Select the Max/Min Delays for Groups → Clocked by wbClk → wbOutputData[0] section, as seen in the following figure.

You can see from the report that the timing skew across the wbOutputData bus varies by almost 660 ps. The goal is to minimize the skew across the bus to less than 100 ps.





- 6. Click the Restore Dutton so you can simultaneously see the Device window and the Timing Datasheet results.
- 7. Click the hyperlink for the Max Delay of the source wbOutputData[28].

This highlights the path in the Device window that is currently open.

**Note:** Ensure the Autofit Selection  $\bigcirc$  is highlighted in the Device window so you can see the entire path, as shown in the following figure.





8. In the Device window, right-click on the highlighted path and select Schematic from the popup menu.

This displays the schematic for the selected output data bus. From the schematic, you can see that the output port is directly driven from a register through an output buffer (OBUF).

If you can consistently control the placement of the register with respect to the output pins on the bus and control the routing between registers and the outputs, you can minimize skew between the members of the output bus.



9. Change to the Device window.

To better visualize the placement of the registers and outputs, you can use the  $mark_objects$  command to mark them in the Device window.



10. From the Tcl Console, type the following commands:

```
mark_objects -color blue [get_ports wbOutputData[*]]
mark_objects -color red [get_cells wbOutputData_reg[*]]
```

Blue diamond markers show on the output ports, and red diamond markers show on the registers feeding the outputs, as seen in the following figure.



The outputs marked in blue are spread out along two banks on the left side starting with wbOutputData[0] (on the bottom) and ending with wbOutputData[31] (at the top), while the output registers marked in red are clustered close together on the right.

To look at all of the routing from the registers to the outputs, you can use the highlight\_objects Tcl command to highlight the nets.

11. Type the following command at the Tcl prompt:

```
highlight_objects -color yellow [get_nets -of [get_pins -of [get_cells \ wbOutputData_reg[*]] -filter DIRECTION==OUT]]
```

This highlights all the nets connected to the output pins of the wbOutputData\_reg[\*] registers.





In the Device window, you can see that there are various routing distances between the clustered output registers and the distributed outputs pads of the bus. Consistently placing the output registers in the slices next to each output port eliminates a majority of the variability in the clock-to-out delay of the wbOutputData bus.



12. In the main toolbar, click the Unhighlight All 🏂 button and the Unmark All 🏈 button.

## Step 4: Improving Bus Timing through Placement

To improve the timing of the wbOutputData bus you will place the output registers closer to their respective output pads, then rerun timing to look for any improvement. To place the output registers, you will identify potential placement sites, and then use a sequence of Tcl commands, or a Tcl script, to place the cells and reroute the connections.



**RECOMMENDED:** Use a series of Tcl commands to place the output registers in the slices next to the wbOutPutData bus output pads.



1. In the Device window click to disable Routing Resources and make sure Autofit Selection is still enabled on the toolbar.

This lets you see placed objects more clearly in the Device window, without the added details of the routing.

2. Select the wbOutputData ports placed on the I/O blocks with the following Tcl command:

```
select_objects [get_ports wbOutputData*]
```

The Device window will show the selected ports highlighted in white, and zoom to fit the selection. By examining the device resources around the selected ports, you can identify a range of placement sites for the output registers.



3. Zoom into the Device window around the bottom selected output ports. The following figure shows the results.





The bottom ports are the lowest bits of the output bus, starting with wbOutputData[0].

This port is placed on Package Pin Y21. Over to the right, where the Slice logic contains the device resources needed to place the output registers, the Slice coordinates are X0Y36. You will use that location as the starting placement for the 32 output registers,

```
wbOutputData_reg[31:0].
```

By scrolling or panning in the Device window, you can visually confirm that the highest output data port, wbOutputData[31], is placed on Package Pin K22, and the registers to the right are in Slice X0Y67.

Now that you have identified the placement resources needed for the output registers, you must make sure they are available for placing the cells. You will do this by quickly unplacing the Slices to clear any currently placed logic.

4. Unplace any cells currently assigned to the range of slices needed for the output registers, SLICE\_X0Y36 to SLICE\_X0Y67, with the following Tcl command:

```
for {set i 0} {$i<32} {incr i} {
  unplace_cell [get_cells -of [get_sites SLICE_X0Y[expr 36 + $i]]]
}</pre>
```

This command uses a for loop with an index counter (i) and a Tcl expression (36 + \$i) to get and unplace any cells found in the specified range of Slices. For more information on for loops and other scripting suggestions, refer to the Vivado Design Suite User Guide: Using Tcl Scripting (UG894).





**TIP:** If there are no cells placed within the specified slices, you will see warning messages that nothing has been unplaced. You can safely ignore these messages.

With the slices cleared of any current logic cells, the needed resources are available for placing the output registers. After placing those, you will also need to replace any logic that was unplaced in the last step.

5. Place the output registers, wbOutputData\_reg[31:0], in the specified slice range with the following command:

```
for {set i 0} {$i<32} {incr i} {
   place_cell wbOutputData_reg[$i] SLICE_X0Y[expr 36 + $i]/AFF
}</pre>
```

6. Place any remaining unplaced cells with the following command:

```
place_design
```

Note: The Vivado placer works incrementally on a partially placed design.

7. As a precaution, unroute any nets connected to the output register cells, wbOutputData\_reg[31:0], using the following Tcl command:

```
route_design -unroute -nets [get_nets -of [get_cells \
wbOutputData_reg[*]]
```

8. Route any currently unrouted nets in the design:

```
route_design
```

**Note:** The Vivado router works incrementally on a partially routed design.

Analyze the route status of the current design to ensure that there are no routing conflicts:

```
report_route_status
```

- 10. Click the Routing Resources button to view the detailed routing resources in the Device window.
- 11. Mark the output ports and registers again, and re-highlight the routing between them using the following Tcl commands:

```
mark_objects -color blue [get_ports wbOutputData[*]]
mark_objects -color red [get_cells wbOutputData_reg[*]]
highlight_objects -color yellow [get_nets -of [get_pins -of [get_cells\
wbOutputData_reg[*]] -filter DIRECTION==OUT]]
```



**TIP:** Because you have entered these commands before, you can copy them from the journal file (vivado.jou) to avoid typing them again.

- 12. In the Device window, zoom into some of the marked output ports.
- 13. Select the nets connecting to them.





**TIP:** You can also select the nets in the Netlist window, and they will be cross-selected in the Device window.

In the Device window, you can see that all output registers are now placed equidistant from their associated outputs, and the routing path is very similar for all the nets from output register to output. This results in clock-to-out times that are closely matched between the outputs.



14. Run the **Reports** → **Timing** → **Report Datasheet** command again.

The Report Datasheet dialog box is populated with settings from the last time you ran it:

- Reference: [get\_ports {wbOutputData[0]}]
- Ports: [get\_ports {wbOutputData[\*]}]
- 15. In the Report Datasheet results, select the Max/Min Delays for Groups → Clocked by wbClk → wbOutputData[0] section.

Examining the results, the timing skew is closely matched within both the lower bits, wbOutputData[0-13], and the upper bits, wbOutputData[14-31], of the output bus. While the overall skew is reduced, it is still over 200 ps between the upper and lower bits.

With the improved placement, the skew is now a result of the output ports and registers spanning two clock regions, XOYO and XOY1, which introduces clock network skew. Looking at the wbOutputData bus, notice that the Max delay is greater on the lower bits than it is on the upper bits. To reduce the skew, add delay to the upper bits.

You can eliminate some of the skew using a BUFMR/BUFR combination instead of a BUFG, to clock the output registers. However, for this tutorial, you will use manual routing to add delay from the output registers clocked by the BUFG to the output pins for the upper bits, wbOutputData[14-31], to further reduce the clock-to-out variability within the bus.





## Step 5: Using Manual Routing to Reduce Clock Skew

To adjust the skew, begin by examining the current routing of the nets, wbOutputData\_OBUF[14:31], to see where changes might be made to consistently add delay. You can use a Tcl for loop to report the existing routing on those nets, to let you examine them more closely.



1. In the Tcl Console, type the following command:

```
for {set i 14} {$i<32} {incr i} {
  puts "$i [get_property ROUTE [get_nets -of [get_pins -of \
      [get_cells wbOutputData_reg[$i]] -filter DIRECTION==OUT]]]"
}</pre>
```

This for loop initializes the index to 14 (set i 14), and gets the ROUTE property to return the details of the route on each selected net.

The Tcl Console returns the net index followed by relative route information for each net:

```
{ CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC0_D1
LIOI_OLOGICO_OQ LIOI_OO }
15 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC1_D1
LIOI_OLOGIC1_OQ LIOI_O1 }
16 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGICO_D1
LIOI_OLOGICO_OQ LIOI_OO }
17 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC1_D1
LIOI_OLOGIC1_OQ LIOI_O1 }
18 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGICO_D1
LIOI_OLOGICO_OQ LIOI_OO }
19 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC1_D1
LIOI_OLOGIC1_OQ LIOI_O1 }
20 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGICO_D1
LIOI_OLOGICO_OQ LIOI_OO }
21 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC1_D1
LIOI_OLOGIC1_OQ LIOI_O1 }
   { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGICO_D1
LIOI_OLOGICO_OQ LIOI_OO }
23 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC1_D1
LIOI_OLOGIC1_OO LIOI_O1 }
24 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC0_D1
LIOI_OLOGICO_OQ LIOI_OO }
25 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC1_D1
LIOI_OLOGIC1_OQ LIOI_O1 }
26 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC0_D1
LIOI_OLOGICO_OQ LIOI_OO }
27 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC1_D1
LIOI_OLOGIC1_OQ LIOI_O1 }
28 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGICO_D1
LIOI_OLOGICO_OQ LIOI_OO }
   { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC1_D1
LIOI_OLOGIC1_OQ LIOI_O1 }
30 { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGICO_D1
LIOI_OLOGICO_OQ LIOI_OO }
   { CLBLL_LL_AQ CLBLL_LOGIC_OUTS4 WW2BEG0 IMUX_L34 IOI_OLOGIC1_D1
LIOI_OLOGIC1_OQ LIOI_O1 }
```

From the returned ROUTE properties, note that the nets are routed from the output registers using identical resources, up to node IMUX\_L34. Beyond that, the Vivado router uses different nodes for odd and even index nets to complete the connection to the die pad.

By reusing routing paths, you can manually route one net with an even index, like wbOutputData\_OBUF[14], and one net with an odd index, such as wbOutputData\_OBUF[15], and copy the routing to all other even and odd index nets in the group.



2. In the Tcl Console, select the first net with the following command:

```
select_objects [get_nets -of [get_pins -of \
[get_cells wbOutputData_reg[14]] -filter DIRECTION==OUT]]
```

- 3. In the Device window, right-click to open the popup menu and select **Unroute**.
- 4. Click Yes in the Confirm Unroute dialog box.

The Device window displays the unrouted net as a fly-line between the register and the output pad.

- 5. Click the Maximize button  $\square$  to maximize the Device window.
- 6. Right-click the net and select **Enter Assign Routing Mode**.

The Target Load Cell Pin dialog box opens, as seen in the following Figure, to let you select a load pin to route to or from. In this case, only one load pin populates: wbOutputData\_OBUF[14]\_inst.



7. Select the load cell pin wbOutputData\_OBUF[14]\_inst/I, and click OK.

The Vivado IDE enters into Assign Routing mode, displaying a new Routing Assignment window on the right side of the Device window, as shown in the following figure.





The Routing Assignment window includes the following sections:

- **Net:** Displays the current net being routed.
- Options: Are hidden by default, and can be displayed by clicking Options.
  - **Number of hops:** Defines how many programmable interconnect points, or PIPs, to look at when reporting the available neighbors. The default is 1.
  - Maximum number of neighbors: Limits the number of neighbors displayed for selection.
  - Allow overlap with unfixed nets: Enables or disables a loose style of routing which can create conflicts that must be later resolved. The default is ON.
- **Neighbor Nodes:** Lists the available neighbor PIPs/nodes to choose from when defining the path of the route.
- Assigned Nodes: Shows the currently assigned nodes in the route path of the selected net.
- Assign Routing: Assigns the currently defined path in the Routing Assignment window as the route path for the selected net.
- Exit Mode: Closes the Routing Assignment window.

The Assigned Nodes section displays six currently assigned nodes. The Vivado router automatically assigns a node if it is the only neighbor of a selected node and there are no alternatives to the assigned nodes for the route. In the Device window, the assigned nodes appear as a partial route in orange.



In the currently selected net, wbOutputData\_OBUF[14], nodes CLBLL\_LL\_AQ and CLBLL\_LOGIC\_OUTS4 are already assigned because they are the only neighbor nodes available to the output register, wbOutputData\_reg[14]. The nodes IMUX\_L34, IOI\_OLOGICO\_D1, LIOI\_OLOGICO\_OQ, and LIOI\_OO are also already assigned because they are the only neighbor nodes available to the destination, the output buffer (OBUF).

A gap exists between the two routed portions of the path where there are multiple neighbors to choose from when defining a route. This gap is where you will use manual routing to complete the path and add the needed delay to balance the clock skew.

You can route the gap by selecting a node on either side of the gap and then choosing the neighbor node to assign the route to. Selecting the node displays possible neighbor nodes in the Neighbor Nodes section of the Routing Assignment window and appear as dashed white lines in the Device window.



**TIP:** The number of reachable neighbor nodes displayed depends on the number of hops defined in the Options.

8. Under the Assigned Nodes section, select the **CLBLL\_LOGIC\_OUTS4** node before the gap. The available neighbors appear as shown in the following figure.

To add delay to compensate for the clock skew, select a neighbor node that provides a slight



To add delay to compensate for the clock skew, select a neighbor node that provides a slight detour over the more direct route previously chosen by the router.

9. Under Neighbor Nodes, select node NE2BEG0.



This node provides a routing detour to add delay, as compared to some other nodes such as WW2BEGO, which provide a more direct route toward the output buffer. Clicking a neighbor node once selects it so you can explore routing alternatives. Double-clicking the node temporarily assigns it to the net, so that you can then select the next neighbor from that node.

10. In Neighbor Nodes, assign node NE2BEG0 by double-clicking it.

This adds the node to the Assigned Nodes section of the Routing Assignment window, which updates the Neighbor Nodes.

11. In Neighbor Nodes, select and assign nodes WR1BEG1, and then WR1BEG2.



**TIP:** In case you assigned the wrong node, you can select the node from the Assigned Nodes list, right-click, and select Remove on the context menu.

You can turn off the Auto Fit Selection  $\bigcirc$  in the Device window if you would like to stay at the same zoom level.

The following figure shows the partially routed path using the selected nodes shown in orange. You can use the automatic routing feature to fill the remaining gap.



12. Under the Assigned Nodes section of the Routing Assignment window, right-click the **Net Gap**, and select **Auto-Route**, as shown in the following figure.





The Vivado router fills in the last small bit of the gap. With the route path fully defined, you can assign the routing to commit the changes to the design.

13. Click **Assign Routing** at the bottom of the Routing Assignment window.

The Assign Routing dialog box opens, as seen in the following figure. This displays the list of currently assigned nodes that define the route path. You can select any of the listed nodes, highlighting it in the Device window. This lets you quickly review the route path prior to committing it to the design.





#### 14. Make sure **Fix Routing** is checked, and click **OK**.

The Fix Routing checkbox marks the defined route as fixed to prevent the Vivado router from ripping it up or modifying it during subsequent routing steps. This is important in this case, because you are routing the net manually to add delay to match clock skew.

15. Examine the Tcl commands in the Tcl Console.

The Tcl Console reports any Tcl commands that assigned the routing for the current net. Those commands are:



**IMPORTANT!** The FIXED\_ROUTE property assigned to the net, wbOutputData\_OBUF[14], uses a directed routing string with a relative format, based on the placement of the net driver. This lets you reuse defined routing by copying the FIXED\_ROUTE property onto other nets that use the same relative route.



After defining the manual route for the even index nets, the next step is to define the route path for the odd index net, wbOutputData\_OBUF[15], applying the same steps you just completed.

16. In the Tcl Console type the following to select the net:

```
select_objects [get_nets wbOutputData_OBUF[15]]
```

#### 17. With the net selected:

- a. Unroute the net.
- b. Enter Routing Assignment mode.
- c. Select the load cell pin.
- d. Route the net using the specified neighbor nodes (NE2BEG0, WR1BEG1, and WR1BEG2).
- e. Auto-Route the gap.
- f. Assign the routing.

The Assign Routing dialog box, shown in the following figure, shows the nodes selected to complete the route path for the odd index nets.



You routed the wbOutputData\_OBUF[14] and wbOutputData\_OBUF[15] nets with the detour to add the needed delay. You can now run the Report Datasheet command again to examine the timing for these nets with respect to the lower order bits of the bus.



- 18. Switch to the Timing Datasheet report window. Notice the information message in the banner of the window indicating that the report is out of date because the design was modified.
- 19. In the Timing Datasheet report, click Rerun to update the report with the latest timing information.
- 20. Select Max/Min Delays for Groups  $\rightarrow$  Clocked by wbClk  $\rightarrow$  wbOutputData[0] to display the timing info for the wbOutputData bus, as seen in the following figure.





You can see from the report that the skew within the rerouted nets, wbOutputData[14] and wbOutputData[15], more closely matches the timing of the lower bits of the output bus, wbOutputData[13:0]. The skew is within the target of 100 ps of the reference pin wbOutputData[0].

In Step 6, you copy the same route path to the remaining nets, wbOutputData\_OBUF[31:16], to tighten the timing of the whole wbOutputData bus.

## **Step 6: Copying Routing to Other Nets**

To apply the same fixed route used for net <code>wbOutputData\_OBUF[14]</code> to the even index nets, and the fixed route for <code>wbOutputData\_OBUF[15]</code> to the odd index nets, you can use Tcl For loops as described in the following steps.

- 1. Select the **Tcl Console** tab.
- 2. Set a Tcl variable to store the route path for the even nets and the odd nets:

```
set even [get_property FIXED_ROUTE [get_nets wbOutputData_OBUF[14]]]
set odd [get_property FIXED_ROUTE [get_nets wbOutputData_OBUF[15]]]
```

3. Set a Tcl variable to store the list of nets to be routed, containing all high bit nets of the output data bus, wbOutputData\_OBUF[16:31]:

```
for {set i 16} {$i<32} {incr i} {
   lappend routeNets [get_nets wbOutputData_OBUF[$i]]
}</pre>
```

Unroute the specified nets:

```
route_design -unroute -nets $routeNets
```

5. Apply the FIXED\_ROUTE property of net wbOutputData\_OBUF[14] to the even nets:

```
for {set i 16} {$i<32} {incr i 2} {
    set_property FIXED_ROUTE $even [get_nets wbOutputData_OBUF[$i]]
}</pre>
```

6. Apply the FIXED\_ROUTE property of net wbOutputData\_OBUF[15] to the odd nets:

```
for {set i 17} {$i<32} {incr i 2} {
    set_property FIXED_ROUTE $odd [get_nets wbOutputData_OBUF[$i]]
}</pre>
```

The even and odd nets of the output data bus, as needed, now have the same routing paths, adding delay to the high order bits. Run the route status report and the datasheet report to validate that the design is as expected.

7. In the Tcl Console, type the following command:

```
report_route_status
```





**TIP:** Some routing errors might be reported if the routed design included nets that use some of the nodes you have assigned to the FIXED\_ROUTE properties of the manually routed nets. Remember you enabled Allow Overlap with Unfixed Nets in the Routing Assignment window.

- 8. If any routing errors are reported, type the route\_design command in the Tcl Console.

  The nets with the FIXED\_ROUTE property takes precedence over the auto-routed nets.
- 9. After route\_design, repeat the report\_route\_status command to see the clean report.
- 10. Examine the output data bus in the Device window, as seen in the following figure:
  - All nets from the output registers to the output pins for the upper bits 14-31 of the output bus wbOutputData have identical fixed routing sections (shown as dashed lines).
  - You do not need to fix the LOC and the BEL for the output registers. It was done by the place\_cell command in an earlier step.



Having routed all the upper bit nets, wbOutputData\_OBUF[31:14], with the detour needed for added delay, you can now re-examine the timing of output bus.

11. Select the **Timing** window.

Notice the information message in the banner of the window indicating that the report is out of date because timing data has been modified.

12. Click **rerun** to update the report with the latest timing information.



- 13. Select the Max/Min Delays for Groups → Clocked by wbClk → wbOutputData[0] section to display the timing info for the wbOutputData bus.
  - The clock-to-out timing within all bits of output bus wbOutputData is now closely matched to within 83 ps.
- 14. Save the constraints to write them to the target XDC, so that they apply every time you compile the design.
- 15. Select File  $\rightarrow$  Constraints  $\rightarrow$  Save to save the placement constraints to the target constraint file, bft\_full.xdc, in the active constraint set, constrs\_1.

The synthesis and implementation will go out-of-date since constraints were updated. You can force the design to update by clicking on **Details** in tool bar, since new constraints are already applied.





### **Conclusion**

In this lab, you did the following:

Analyzed the clock skew on the output data bus using the Report Datasheet command.



- Used manual placement techniques to improve the timing of selected nets.
- Used the Assign Manual Routing Mode in the Vivado IDE to precisely control the routing of a net.
- Used the FIXED\_ROUTE property to copy the relative fixed routing among similar nets to control the routing of the critical portion of the nets.



## Lab 4: Vivado ECO Flow

In this lab, you will learn how to use the Vivado® Engineering Change Order (ECO) flow to modify your design post implementation, implement the changes, run reports on the changed netlist, and generate programming files.

For this lab, you will use the design file that is included with this guide and is targeted at the Kintex<sup>®</sup> UltraScale<sup>™</sup> KCU105 Evaluation Platform. For instructions on locating the design files, see Locating Design Files for Lab 4.

A block diagram of the design is shown in the following figure.



Figure 3: Block Diagram of the Design

In this design, a mixed-mode clock manager (MMCM) is used to synthesize a 100 MHz clock from the 300 MHz clock provided by the board.

A 29-bit counter is used to divide the clock down further. The four most significant bits of the counter form the count<3:0> signal that is 0-extended to 8 bits and drives the 8 on-board LEDs through an 8-bit 2-1 mux.

The count<3:0> signal is also squared using a multiplier, and the product drives the other eight inputs of the mux. A Toggle signal controls the mux select and either drives the LEDs (shown in the following figure) with the counter value or the multiplier output.



A Pause signal allows you to stop the counter, and a Reset signal allows you to reset the design. The Toggle, Pause, and Reset signals can either be controlled from on-board buttons shown in the following figure or a VIO in the Hardware Manager as shown in the subsequent figure. The VIO also allows you to observe the status of the LEDs. The following figures show the location of the push-buttons and the LEDs on the KCU105 board and a Hardware Manager dashboard. These allow you to control the push button and observe the LEDs through the VIO.



Figure 4: KCU105 On-Board Push Buttons and LEDs







#### **Related Information**

Locating Design Files for Lab 4

# Step 1: Creating a Project Using the Vivado New Project Wizard

To create a project, use the New Project wizard to name the project, to add RTL source files and constraints, and to specify the target device.

- 1. Open the Vivado Design Suite integrated design environment (IDE).
- 2. In the Getting Started page, click **Create Project** to open the New Project wizard.
- Click Next.
- 4. In the Project Name page, do the following:
  - a. Name the new project project\_ECO\_lab.
  - b. Provide the project location C:/Vivado\_Tutorial.
  - c. Ensure that Create project subdirectory is selected.
  - d. Click Next.
- 5. In the Project Type page, do the following:
  - a. Specify the type of project to create as **RTL Project**.
  - b. Leave the Do not specify sources at this time check box unchecked.
  - c. Click Next.
- 6. In the Add Sources page, do the following:
  - a. Set the Target Language to Verilog.
  - b. Click Add Files.
  - c. In the Add Source Files dialog box, navigate to the /src/lab4 directory.
  - d. Select all Verilog source files.
  - e. Click OK.
  - f. Verify that the files are added.
  - g. Click Add Files.
  - h. In the Add Source Files dialog box, navigate to the /src/lab4/IP directory.
  - i. Select all of the XCI source files and click **OK**.
  - j. Verify that the files are added and **Copy sources into project** is selected.



- k. Click Next.
- 7. In the Add Constraints dialog box, do the following:
  - a. Click the Add button +, and then select Add Files.
  - b. Navigate to the /src/lab4 directory and select ECO\_kcu105.xdc.
  - c. Click Next.
- 8. In the Default Part page, do the following:
  - a. Select Boards and then select Kintex-UltraScale KCU105 Evaluation Platform.
  - b. Click Next.
- 9. Review the New Project Summary page. Verify that the data appears as expected, per the steps above.
- 10. Click Finish.

Note: It might take a moment for the project to initialize.

11. In the Sources window in the Vivado IDE, expand top to see the source files for this lab.



# Step 2: Synthesizing, Implementing, and Generating the Bitstream

1. In the Flow Navigator, under Program and Debug, click Generate Bitstream.

This synthesizes, implements, and generates a bitstream for the design.

The No Implementation Results Available dialog box appears.

2. Click Yes.



This opens Launch Runs dialog box, click Ok to start synthesis.

After bitstream generation completes, the Bitstream Generation Completed dialog box appears. Open Implemented Design is selected by default.

- 3. Click OK.
- 4. Inspect the Timing Summary report and make sure that all timing constraints have been met.



You can use the generated bitstream programming file to download your design into the target FPGA device using the Hardware Manager. For more information, see the *Vivado Design Suite User Guide: Programming and Debugging* (UG908).

## Step 3: Validating the Design on the Board

This step is optional, but will help you understand the ECO modifications that you will make in Step 4: Making the ECO Modifications.

1. From the main menu, select Flow → Open Hardware Manager.

The Hardware Manager window opens.





2. Connect to a hardware target using hw\_server.



**TIP:** For more information about different ways to connect to a hardware target, refer to the Vivado Design Suite User Guide: Programming and Debugging (UG908).





In the Vivado Flow Navigator, under Program and Debug, click Program Device.
 The Program Device dialog box opens.



- 4. Navigate to the Bitstream file and Debug Probes file.
- 5. Click **Program**.

Now that the FPGA is configured, you can use the on-board buttons and the on-board LEDs to control and observe the hardware. Press the **Pause** button to pause the counter. Press the **Toggle** button to select between the count and the multiplier result. Press the Reset button to reset the counter.







Alternatively, you can use the VIO to control and observe the hardware.

If the following warning message appears, select one of the alternatives suggested in the message.

WARNING: [Labtools 27-1952] VIO hw\_probe OUTPUT\_VALUE properties for hw\_vio(s) [hw\_vio\_1] differ from output values in the VIO core(s). Resolution:

To synchronize the  $hw\_probes$  properties and the VIO core outputs choose one of the following alternatives:

- 1) Execute the command 'Commit Output Values to VIO Core', to write down the  $hw_probe$  values to the core.
- 2) Execute the command 'Refresh Input and Output Values from VIO Core', to update the  $hw\_probe\ properties$  with the core values.
- 3) First restore initial values in the core with the command 'Reset VIO Core Outputs', and then execute the command 'Refresh Input and Output Values from VIO Core'.
- 6. Select the **hw\_vios** tab in the dashboard and click the **Add** button <sup>+</sup> to add probes. The Add Probes dialog box opens.





- 7. Select all of the probes for hw\_vio\_1 and click **OK**.
- 8. In the hw\_vios dashboard, select count\_out\_OBUF[7:0], then right-click and select Radix → Unsigned Decimal.



9. In the hw\_vios dashboard, select count\_out\_OBUF[7:0], then right-click and select LED.

The Select LED Colors dialog box opens.





- 10. Select **Red** for the Low Value Color and **Green** for the High Value Color.
- 11. Click **OK**.
- 12. In the hw\_vios dashboard, select **pause\_vio\_out**, **reset\_vio\_out**, and **toggle\_vio\_out**, then right-click and select **Active-High Button**.



13. In the hw\_vios dashboard, right-click vio\_select and select Toggle Button.





14. Expand count\_out\_OBUF[7:0] to view the VIO LEDs.

Now that the VIO is set up, you are ready to analyze the design.

- 15. Toggle the vio\_select button to control the hardware from the VIO.
- 16. Press the pause\_vio\_out button to pause the counter.
- 17. Press the toggle\_vio\_out button to select between the count and the multiplier result.
- 18. Press the **reset\_vio\_out** button to reset the counter.





# **Step 4: Making the ECO Modifications**

- 1. In the Flow Navigator, select the **Project Manager**.
- 2. In the Design Runs window, right-click on impl\_1 and select Open Run Directory.
- 3. The run directory opens in a file browser, as seen in the following figure. The run directory contains the routed checkpoint  $(top\_routed.dep)$  to be used for the ECO flow.



**TIP:** In a project-based design, the Vivado Design Suite saves intermediate implementation results as design checkpoints in the implementation runs directory. When you re-run implementation, the previous results are deleted. Save the router checkpoint to a new directory to preserve the modified checkpoint.





- 4. Create a new directory named ECO in the original C:/Vivado\_Tutorial/project\_ECO\_lab project directory, and copy the top\_routed.dcp file from the implementation runs directory to that newly created directory.
- 5. From the main menu, select File  $\rightarrow$  Checkpoint  $\rightarrow$  Open.

The Open Checkpoint dialog box opens.

6. Navigate to C:/Vivado\_Tutorial/project\_ECO\_lab/ECO and select the top\_routed.dcp checkpoint.

A dialog box opens, asking whether to close the current project.

- 7. Click Yes.
- 8. From the main menu, select Layout  $\rightarrow$  ECO.

The ECO Layout is selected. The ECO Navigator is displayed on the left of the layout (highlighted in red in the following figure). It provides access to netlist commands, run steps, report and analysis tools, and commands to save changes and generate programming files.

The Scratch Pad in the center of the layout (highlighted in red in the following figure) tracks netlist changes, as well as place and route status for cells, pins, ports, and nets.

**Note:** ECOs only work on design checkpoints. The ECO layout is only available after you have opened a design checkpoint in the Vivado IDE.





To illustrate the capabilities of the ECO flow, you next change the functionality of the multiplier from a square of count [3:0] to a multiply by two.

9. From the Tcl Console, type the following command:

```
mark_objects -color blue [get_cells my_mult_0]
```



**TIP:** To make it easier to locate objects that are included in the ECO modifications, it helps to mark or highlight the objects with different colors.





10. Zoom into the multiplier in the schematic window and select the in2[3:0] pins.

Alternatively, you can type the following command in the Tcl Console:

```
select_objects [get_pins my_mult_0/in2[*]]
```

11. Click the **Disconnect Net** button in the Edit section of the Vivado ECO Navigator. The net is disconnected from the pins in the schematic.



The Tcl Console reproduces the disconnect\_net command that you just executed in the ECO Navigator. This is useful if you want to replay your ECO changes later by opening the original checkpoint and sourcing a Tcl script with the ECO commands.



The Scratch Pad is populated with the four nets  $divClk_reg[28:25]$  that you disconnected and the multiplier input pins  $my_mult_0/in2[3:0]$ . Note the following in the Scratch Pad:

- The Scratch Pad connectivity column (Con) shows a check mark next to the divClk\_reg[28:25] nets, indicating that they are still connected to the other multiplier inputs.
- The my\_mult\_0/in2[3:0] pins do not show a check mark next to them because they no longer have nets connected.
- The Place and Route (PnR) column is unchecked for everything, indicating that the changes have not yet been implemented on the device.



- 12. In the Scratch Pad, select the my\_mult\_0/in2[3], my\_mult\_0/in2[2], and my\_mult\_0/in2[0] pins.
- 13. In the Edit section of the Vivado ECO Navigator, click Connect Net.

The Connect Net dialog box opens.







14. In the Connect Net dialog box, select **<const0>** from the GROUND section.





#### 15. Click **OK**.

<const0> is added to the Scratch Pad.

#### **16.** Collapse the <const0> signal.

The three pins that you connected now show check marks in the Connectivity column of the Scratch Pad.





- 17. In the Scratch Pad, select the my\_mult\_0/in2[1] pin.
- 18. Click Connect Net.

The Connect Net dialog box opens.

19. In the Connect Net dialog box, select **<const1>** from the POWER section.





#### 20. Click **OK**.

<const1> is added to the Scratch Pad.

#### 21. Collapse the <const1> signal.

The pin that you connected now shows check marks in the Connectivity column of the Scratch Pad.





#### 22. Select the my\_mult\_0/in2 pin in the Scratch Pad.

This command highlights the pins in the currently open Schematic window, and shows the updated connections.

**Note:** Make sure that the Autofit Selection  $\bigcirc$  toggle button is highlighted in the Schematic window so you can see the entire path, as shown in the following figure.



When you observe the count signal on the LEDs, you only use four bits. The upper four bits are padded with zeroes.

Now, you will use the ECO flow to observe counter bit 24 on LED 7. The first step is to analyze the logic that drives count\_out\_reg[3].



23. From the Tcl Console, type the following command:

```
select_objects [get_cells count_out[3]_i_1]
```

This lets you quickly identify the LUT3 that drives the count\_out\_reg[3] register, which drives LED 3. The inputs are:

- mul\_out\_pre\_reg[3] for pin IO
- count\_out\_pre\_reg[3] for pin l1
- tog\_state\_reg for pin I2
- 24. Click the **Cell Properties** tab to view the cell properties and select the **Truth Table** tab.
- 25. Click Edit LUT Equation to view the equation for the LUT3. Note the LUT equation:

O= I1 & !I2 + I0 & I2

26. Click Cancel to close the window.



27. From the Tcl Console, type the following command:

select\_objects [get\_cells count\_out[7]\_i\_1]





This command selects the LUT2 that drives the  $count_out_reg[7]$  register, which drives LED 7 on the KCU105 board. The only inputs are  $tog_state_reg$  for pin I0 and  $mul_out_pre_reg[7]$  for pin I1. You need to replace the LUT2 with a 3-input LUT and connect the output of counter register  $divClk_reg[24]$  to the additional input pin.

28. In the Vivado ECO Navigator, under Edit, click Create Cell.

The Create Cell dialog box opens.

- a. In the Cell name field, enter ECO\_LUT3.
- b. In the Search field, enter LUT3.
- c. Select LUT3 as the cell type and copy the LUT equation O=I1 & !I2 + I0 & I2 from cell count\_out [3]\_i\_1.
- d. Click OK.

ECO\_LUT3 is added to the Scratch Pad and the schematic.

e. Right-click the newly added ECO\_LUT3 cell in the Scratch Pad, then select Mark and the color red.

**Note:** Marking the ECO\_LUT3 cell makes it easier to locate.





Because you copied the LUT equation from cell  $count_out[3]_{i=1}$ , the nets must be hooked up in the same order, with the following connections:

- Net mul\_out\_pre[7] connected to pin I0
- Net divClk\_reg\_n\_0\_[24] connected to pin I1
- Net tog\_state connected to pin I2 of ECO\_LUT3
- 29. Locate the  $tog_state$  net driven by the  $tog_state_reg$  register in the schematic and select it. Alternatively you can select the net from the Tcl Console by running the following command:

```
select_objects [get_nets tog_state]
```

- 30. Connect the I2 pin of the newly added ECO\_LUT3 cell by doing the following:
  - a. Hold down the **Ctrl** key and select pin **I2** in the Scratch Pad. This selects pin I2 in addition to the already selected  $tog\_state$  net.
  - b. Click Connect Net.







31. Locate the mul\_out\_pre[7] net in the schematic and select it.

Alternatively, you can select the net from the Tcl Console by executing the following command:

```
select_objects [get_nets mul_out_pre[7]]
```

- **32.** Connect the IO pin of the newly added ECO\_LUT3 cell by doing the following:
  - a. Hold down the CTRL key and select pin IO in the Scratch Pad. This selects pin IO in addition to the already selected mul\_out\_pre[7] net.
  - b. Click Connect Net.

**Note:** If a message box appears stating that some objects are marked DONT\_TOUCH, click **Unset Property and Continue**.

33. Locate the  $divClk_reg_n_0$  [24] net in the schematic and select it.

Alternatively, you can select the net from the Tcl Console by executing the following command:

```
select_objects [get_nets divClk_reg_n_0_[24]]
```

- 34. Connect the I1 pin of the newly added ECO\_LUT3 cell by doing the following:
  - a. Hold down the CTRL key and select pin I1 from the Scratch Pad. This selects pin I1 in addition to the already selected  $divClk_reg_n_0[24]$  net.
  - b. Click **Connect Net**.

Next, you need to connect the updated logic function implemented in the newly created LUT3 to the D input of  $count_out_reg[7]$ . The first step is to delete the LUT2 that was previously connected to the D input.

35. Select the **LUT2 count\_out**[7]\_i\_1 in the schematic window.

Alternately, you can select it by executing the following command in the Tcl Console:

```
select_objects [get_cell count_out[7]_i_1]
```





- 36. In the main toolbar, click the Delete button  $\times$  to delete the selected cell.
- **37.** Select the net connected to the D input of the count\_out\_reg[7] register in the schematic window.

Alternatively you can select the net from the Tcl Console by executing the following command:

```
select_objects [get_nets count_out[7]_i_1_n_0]
```

- 38. Connect the O pin of the newly added ECO\_LUT3 cell by doing the following:
  - a. Hold down the CTRL key and select pin 0 from the Scratch Pad.
  - b. Click Connect Net.



The ECO modifications are complete.

## Step 5: Implementing the ECO Changes

Before you place and route the updates, you need to check for any illegal logical connections or other logical issues introduced during the ECO that would prevent a successful implementation of your changes.

1. In the Vivado ECO Navigator, under Run, click Check ECO.

The following figure shows the messages generated by the ECO DRC.

- The two Critical Warnings are due to the partially routed signals that are a result of the ECO and will be cleaned up during incremental place and route.
- The Warning message is due to nets in the debug hub instance that do not drive any loads. This Warning can be ignored.



No other warnings were issued and you are ready to implement the changes.



Because you added additional logic, you need to place the logic using the incremental place, and then route the updated net connections using incremental route.

2. In the Vivado ECO Navigator, under Run, click Place Design.

The Place Design dialog box opens, allowing you to specify additional options for the place\_design command. For this exercise, do not specify additional options.

3. Click OK.



4. Vivado runs the incremental placer.

At the end of the place\_design step, the incremental Placement Summary is displayed in the Tcl Console.



| Incremental Placement Summary                      |       |       |   |            |
|----------------------------------------------------|-------|-------|---|------------|
| Туре                                               | - 1   | Count | Ī | Percentage |
| Total instances                                    | <br>I |       |   | 100.00     |
| Reused instances                                   | - 1   | 4878  | 1 | 99.96      |
| Non-reused instances                               | - 1   | 2     | 1 | 0.04       |
| New                                                | - 1   | 1     | 1 | 0.02       |
| Discarded illegal placement due to netlist changes |       |       |   |            |
| Incremental Placement Runtime Summary              |       |       |   |            |
| Initialization time(elapsed secs)                  |       |       |   | 4.08       |
| Incremental Placer time(elapsed secs)              |       |       |   | 1 7.29     |

The incremental placement summary shows that the following two cells did not have their previous placement reused:

- The new ECO\_LUT3 cell, which had to be placed from scratch
- The count\_out\_reg[7] cell, which had to get updated placement due to the placement of the ECO\_LUT3 driving it
- 5. In the Vivado ECO Navigator, under Run, click **Route Design**.

The Route Design dialog box opens.



Depending on your selection, you have four options to route the ECO changes:

- Incremental Route: This is the default option.
- Route selected pin: This option limits the route operation to the selected pin.



- Route selected non-Power nets: This option routes only the selected signal nets.
- Route selected Power nets: This option routes only the selected VCC/GND nets.

In this case, the best choice is to route the changes you made incrementally.

- 6. Select Incremental Route.
- 7. Click **OK**.

At the end of the route\_design step, the incremental Routing Reuse Summary displays in the Tcl Console.

| Incremental Routing Reus                                        | e Summary |            | l .                       |
|-----------------------------------------------------------------|-----------|------------|---------------------------|
| Type                                                            | Count     | Percentage | 1                         |
| Fully reused nets<br> Partially reused nets<br> Non-reused nets |           | <br>       | 99.89  <br>0.08  <br>0.03 |
|                                                                 |           |            |                           |

Most of the nets did not require any routing and have been fully reused.



**TIP:** It is a good idea to run  $report_route_status$  after the route operation to make sure all the nets have been routed and none have any routing issues. This is especially true if you only routed selected pins or selected nets and want to make sure you have not missed any routes.

8. In the Tcl Console, run the report\_route\_status command.

The Design Route Status looks similar to the following status.

Design Route Status

|                                        | : | # nets | : |
|----------------------------------------|---|--------|---|
|                                        | : |        | : |
| # of logical nets                      | : | 5160   | : |
| # of nets not needing routing          | : | 1363   | : |
| <pre># of internally routed nets</pre> | : | 1306   | : |
| # of nets with no loads                | : | 57     | : |
| # of routable nets                     | : | 3797   | : |
| # of fully routed nets                 | : | 3797   | : |
| # of nets with routing errors          | : | 0      | : |
|                                        | : |        | : |

Before you generate a bitstream, run the ECO DRCs on the design.

9. In the ECO Navigator, click Check ECO. Make sure no Critical Warnings are generated.





10. In the Vivado ECO Navigator, under Program, click Save Checkpoint As.

The Save Checkpoint As dialog box opens and you can specify a name for the checkpoint file to write to disk.

11. Click **OK** to save a checkpoint file with your changes.



12. In the Vivado ECO Navigator, under Program, click Generate Bitstream.

The Generate Bitstream dialog box opens.

You can specify a name for a Bit file and select the desired options for the write\_bitstream operation.

13. Click **OK** to generate a bitstream with your changes.





14. In the Vivado ECO Navigator, under Program, click Write Debug Probes.
The Write Debug Probes dialog box opens.



You can specify a name for a .1tx file for your debug probes.



15. Click **OK** to generate debug probes file (LTX).

This command allows you to generate a new .1tx file for your debug probes. If you made changes to your debug probes using the Replace Debug Probes command, you need to save the updated information to a new debug probes file to reflect the changes in the Vivado Hardware Manager.

16. Follow the instructions in Step 3: Validating the Design on the Board to download the generated bitstream programming file and debug probes file into the target FPGA device using the Hardware Manager to check your ECO modifications.

## **Step 6: Replacing Debug Probes**

Another powerful feature of the Vivado ECO flow is the ability to replace debug probes on a previously inserted Debug Hub. After the debug probes have been replaced, a new LTX file can be generated that contains the updated debug probe information.

To replace a debug probe in your previously modified design, do the following:

1. From the main menu, select **File → Checkpoint → Open**.

The Open Checkpoint dialog box opens.



- 2. Browse to the C:/Data/Vivado\_Tutorial/project\_ECO\_lab/ECO directory and select the previously saved checkpoint\_1.dcp file.
- 3. Close any previously open checkpoints.
- 4. From the main menu, select **Layout** → **ECO**.
- 5. In the Vivado ECO Navigator, under Edit, click Replace Debug Probes.

The Replace Debug Probes dialog box opens.



In this example, you will replace the net  $reset_vio$  that is connected to probe4 of  $u_ila_0$  with the net  $toggle_vio$ .

- 6. Scroll to the bottom of the probes for  $u_{ila_0}$  in the Replace Debug Probes dialog and click the **reset\_vio** net name in the Probe column to select it.
- 7. Click the Edit Probes button  $^{\circ}$ .



The Choose Nets dialog box opens.

8. Choose a new net to connect to the debug probe probe4 by doing the following:



- a. Type toggle\_vio in the search field of the Choose Nets dialog box.
- b. Click Find.
- c. Select the toggle\_vio net, and move it to the Selected names section.
- d. Click OK.



9. In the Replace Debug Probes dialog box, click **OK**.

**Note:** If a message box appears stating that some objects are marked DONT\_TOUCH, click **Unset Property and Continue**.

10. Repeat steps 5 through 14 of Step 5: Implementing the ECO Changes to generate an updated design checkpoint, bitstream file, and probes file (LTX).



The updated debug probes file has the reset\_vio net for probe4 replaced with net toggle\_vio, which you can verify when you program the device with the updated bit file and debug probes file.



#### **Related Information**

Step 5: Implementing the ECO Changes

## **Conclusion**

In this lab you learned the following:

- Made changes to the previously implemented design using the Vivado ECO flow.
- Implemented the changes using incremental place and route.
- Generated a bitstream and probes file with your changes to configure the FPGA.
- Used the Replace Debug Probes command to switch the sources for debug probes in the design.



# Additional Resources and Legal Notices

## Xilinx Resources

For support resources such as Answers, Documentation, Downloads, and Forums, see Xilinx Support.

## **Documentation Navigator and Design Hubs**

Xilinx® Documentation Navigator (DocNav) provides access to Xilinx documents, videos, and support resources, which you can filter and search to find information. To open DocNav:

- From the Vivado<sup>®</sup> IDE, select Help → Documentation and Tutorials.
- On Windows, select Start → All Programs → Xilinx Design Tools → DocNav.
- At the Linux command prompt, enter docnav.

Xilinx Design Hubs provide links to documentation organized by design tasks and other topics, which you can use to learn key concepts and address frequently asked questions. To access the Design Hubs:

- In DocNav, click the **Design Hubs View** tab.
- On the Xilinx website, see the Design Hubs page.

Note: For more information on DocNay, see the Documentation Navigator page on the Xilinx website.

## References

These documents provide supplemental material useful with this guide:



- 1. Vivado Design Suite User Guide: Design Flows Overview (UG892)
- 2. Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973)
- 3. Vivado Design Suite User Guide: Implementation (UG904)
- 4. Vivado Design Suite User Guide: Using Tcl Scripting (UG894)
- 5. Vivado Design Suite User Guide: Programming and Debugging (UG908)

## **Revision History**

The following table shows the revision history for this document.

| Section                                                                                                                                    | Revision Summary                                     |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|
| 11/16/2022 Version 2022.2                                                                                                                  |                                                      |  |  |  |  |
| Step 3: Turning on Incremental Implementation                                                                                              | Updated figure.                                      |  |  |  |  |
| Step 5: Making Incremental Changes                                                                                                         | Updated the line number to edit uReg and xReg input. |  |  |  |  |
| General updates                                                                                                                            | Updated for current version.                         |  |  |  |  |
| 05/24/2022 Version 2022.1                                                                                                                  |                                                      |  |  |  |  |
| Step 2: Synthesizing, Implementing, and Generating the Bitstream, Step 4: Making the ECO Modifications, and Step 6: Replacing Debug Probes | Updated procedure.                                   |  |  |  |  |
| Opening the Example Project                                                                                                                | Updated figure.                                      |  |  |  |  |

## **Please Read: Important Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of



Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.

#### **AUTOMOTIVE APPLICATIONS DISCLAIMER**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.

### Copyright

© Copyright 2012-2022 Advanced Micro Devices, Inc. Xilinx, the Xilinx logo, Alveo, Artix, Kintex, Kria, Spartan, Versal, Vitis, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.