

## Model Composer and System Generator Xilinx Add-on for MATLAB<sup>®</sup> & Simulink<sup>®</sup>

George Wang Sr. Product Marketing Manager Xilinx SW & Al



© Copyright 2020 Xilinx

## Agenda

#### Introduction

- Add-on for MATLAB & Simulink Capabilities
  - Modeling a heterogenous device with AI Engines
  - Design visualization
  - Verification, test bench creation and execution
- Summary

# Xilinx Add-on for MATLAB & Simulink connects algorithms and system designs with FPGA, SoC and ACAP hardware

Xilinx Add-on for MATLAB & Simulink







#### Using the Add-on for MATLAB & Simulink Design Framework, Users can

- Link designs directly to requirements
- Refine algorithms via multidomain simulation
- Collaborate better across disciplines
- Automatically generate embedded code and documentation, eliminate hand coding
- Manage changing requirements better
- Improve quality through early verification
- Finish R&D and reach production faster



#### Unified Xilinx Tool for Model-Based Design: 2020.2 **Add-On for MATLAB & Simulink**

#### First Release: 2020.2

- A single tool for
  - System Generator for DSP (HDL based)
  - Model Composer (HLS based)

DSP Interfaces Tools

Memory Signal Routing

▶ SSR

▼ HLS

Tools

Sources

Sources

Tools

- HDL

**User-Defined Functions** 

Logic and Bit Operations

User-Defined Functions

Logic and Bit Operations Lookup Tables Math Functions Ports & Subsystems

**Relational Operations** Signal Attributes Signal Operations Signal Routing Sinks

**Basic Elements** ▶ DSP Interfaces

- Model Composer (AI Engine based) Xilinx Toolbox Al Engine

Xilinx Toolbox Al Engine HDL





System

Generator

© Copyright 2020 Xilinx

## Single Design, 2 Domains (PL & Al Engine), 3 Ways



Depuncture a z-1 op Down Sample Exponential )a )b a z<sup>3</sup>a×b a\*b+c> MultAdd z<sup>-1</sup> op a 2-1a(-1) Natural Logarithm Negate > Puncture > Puncture Reciprocal

> Depuncture >

Z cast

Convert

> z-1

Mult





HLS Kernel

## Add-on for MATLAB<sup>®</sup> and Simulink<sup>®</sup>

- Versal AI Engine design
  - Automatically generates the SDF (static data flow) graph
  - Simple HDL co-simulation support
  - Native support for DSPLIB components
  - MC simulation mode is bit accurate (Simulation-SW, orders of magnitudes) 100x faster than (Simulation-AIE, bit & cycle accurate)
- Provides a library of performance-optimized blocks for design and implementation of algorithms on Xilinx devices totaling 210 HDL, HLS, and AI Engine blocks

## Customer Stories BAE Systems Achieves 80% Reduction in Software-Defined Radio Development Time

#### Challenge

To develop a military standard SDR waveform for satellite communications

#### **Solution**

Use Simulink and Xilinx System Generator to rapidly design, debug, and automatically generate code for an SDR signal processing chain

#### **Results**

- Project development time reduced 80%
- Problems found and eliminated faster
- Clocking and interface simplified



Custom board used in the traditional design workflow.

"It took 645 hours for an engineer with years of VHDL coding experience to hand code a fully functional SDR waveform using our traditional design flow. A second engineer with limited experience completed the same project using Simulink and Xilinx System Generator in fewer than 46 hours."

Dr. David Haessig, BAE Systems

## Customer Stories RF Pixels Verifies Millimeter Wave RF Electronics on a Zynq RFSoC Based Digital Baseband

#### Challenge

Test and demonstrate radio front-end designs that incorporate specialized RF electronics hardware and millimeter wave spectrum technology

#### **Solution**

Use MATLAB and Simulink to implement a digital baseband and deploy it to a Zynq RFSoC board for over-the-air testing

#### **Results**

- Engineering effort reduced by one year or more
- Digital baseband implementation completed by a single engineer
- Design iterations reduced from weeks to days



Digital baseband implemented in HDL, used to verify the RF Pixels radio front end.

"By adapting the LTE golden reference model from Wireless HDL Toolbox and deploying it to a Zynq UltraScale+ RFSoC board using HDL Coder, we saved at least a year of engineering effort—and this approach enabled me to complete the implementation myself, without having to hire an additional digital engineer."

- Matthew Weiner, RF Pixels

# Modeling Heterogenous Device: Putting an Al Engine Design Together





## Vitis 2020.2 Flow for Versal AI Engine



## **AI Engine Domain Design**



## **Demo: Importing AI Engine Kernels**







## Visualization



## **Visualization (connectivity)**

#### graph.h

adf::connect< adf::stream > net4 (In2, fir\_32t\_core2\_0.in[0]); adf::connect< adf::stream > net5 (In2, fir\_32t\_core3\_0.in[0]); adf::connect< adf::stream > net6 (In2, fir\_32t\_core4\_0.in[0]); adf::connect< adf::stream > net7 (In2, fir\_32t\_core5\_0.in[0]); adf::connect< adf::stream > net8 (fir\_32t\_core0\_0.out[0], fir\_32t\_core1 adf::connect< adf::stream > net9 (fir\_32t\_core0\_0.out[1], Out1); adf::connect< adf::stream > net10 (fir\_32t\_core4\_0.out[0], fir\_32t\_core1 adf::connect< adf::stream > net11 (fir\_32t\_core4\_0.out[1], Out2); adf::connect< adf::stream > net12 (fir\_32t\_core1\_0.out[0], fir\_32t\_core1 adf::connect< adf::stream > net13 (fir\_32t\_core1\_0.out[1], Out4); adf::connect< adf::stream > net14 (fir\_32t\_core5\_0.out[0], fir\_32t\_core1 adf::connect< adf::stream > net15 (fir\_32t\_core5\_0.out[1], Out5); adf::connect< adf::stream > net16 (fir\_32t\_core2\_0.out[0], fir\_32t\_core5); adf::connect< adf::stream > net16 (fir\_32t\_core5\_0.out[0], fir\_32t\_core5); adf::connect< adf::stream > net16 (







## **Visualization (Data)**







#### **Demo: Vector Run Time Parameter (RTP)**





# Verification, Test Bench Creation and Execution





#### **Golden Reference**

#### Pure MATLAB and Simulink

#### Add-on for MATLAB and Simulink



START

Use Scopes, Plots, to/from MATLAB workspace to evaluate the design



© Copyright 2020 Xilinx

#### **Heterogenous Simulation**

Co-simulate AI Engine, HLS, and SysGen blocks all in ONE same design







System Generator



#### **Demo: Co-simulation**







# Summary



## Summary

- Enables rapid design exploration within the graphical Simulink environment
- Transforms algorithmic specifications to production-quality implementation through automatic optimizations
- Accelerates the path-to-production on Xilinx devices through automatic code generation
- Improves productivity significantly, 100x faster simulation
- Modeling Versal ACAP Heterogenous Device
- A single tool for all design domains

## Where to find more information



Xilinx Add-on for MATLAB and Simulink

https://www.xilinx.com/products/design-tools/vivado/integration/addon-matlab-simulink.html

- Xilinx Versal and AI Engine <u>https://www.xilinx.com/products/silicon-devices/acap/versal.html</u>
- https://github.com/Xilinx/Model\_Composer\_System\_Generator\_Examples/blob/2020.2/README.md
- Add-on for MATLAB & Simulink video tutorial <u>https://www.mathworks.com/videos/series/getting-started-with-the-avnet-ultra96-development-board.html</u>
- Xilinx Zynq Support from MATLAB and Simulink <u>https://www.mathworks.com/hardware-support/zynq.html</u>



# **XILINX**.

# **Thank You**



© Copyright 2020 Xilinx